Chip back potential is the level which bulk silicon is maintained by on-chip connection, or it is the level to which the chip back must be connected when specifically stated below. If no potential is given the chip back should be isolated.

**PAD FUNCTIONS:**

1. **1A**
2. **1Y**
3. **2A**
4. **2Y**
5. **3A**
6. **3Y**
7. **GND**
8. **4Y**
9. **4A**
10. **5Y**
11. **5A**
12. **6Y**
13. **6A**
14. **VCC**

**.052”**

**171ØH**

**MASK**

**REF**

**A**

**14**

**8**

**9**

**10**

**11**

**12**

**13**

 **7**

**6**

**5**

**4**

**3**

**2**

**1**

**+**

**.044”**

**Top Material: Al**

**Backside Material: Si**

**Bond Pad Size: .004” X .004”**

**Backside Potential:**

**Mask Ref: 171ØH**

**APPROVED BY: DK DIE SIZE .044” X .052” DATE: 3/9/16**

**MFG: SIGNETICS THICKNESS .000” P/N: 5406**

**DG 10.1.2**

#### Rev B, 7/1